

#### **UNIT 13**

Analysis of Clocked Sequential Circuits



### This chapter includes:

- 13.1A Sequential Parity Checker
- 13.2 Analysis by Signal Tracing and Timing Charts
- 13.3 State Tables and Graphs
- 13.4 General Models for Sequential Circuits



### Learning Objectives

- 1. Analyze a sequential circuit by signal tracing.
- 2. Given a sequential circuit, write the next-state equations for the flip-flops and derive the state graph or state table. Using the state graph, determine the state sequence and output sequence for a given input sequence.
- 3. Explain the difference between a Mealy machine and a Moore machine.
- 4. Given a state table, construct the corresponding state graph, and conversely.

### Learning Objectives

- 5. Given a sequential circuit or a state table and an input sequence, draw a timing chart for the circuit. Determine the output sequence from the timing chart, neglecting any false outputs.
- 6. Draw a general model for a clocked Mealy or Moore sequential circuit. Explain the operation of the circuit in terms of these models. Explain why a clock is needed to ensure proper operation of the circuit.

#### Parity:

- \*When binary data is transmitted or stored, an extra bit (called a **parity bit**) is frequently added for purposes of error detection.
- ❖When the total number of 1 bits in the block (including the parity bit) is odd, we say that the parity is odd.
- The parity bit could be chosen such that the total number of 1's in the block is even, in which case we would have even parity.
- ❖If any single bit in the word is changed from 0 to 1 or vice versa, the parity changes.
- If any single bit error occurs in transmission, the presence of this error can be detected by change in parity.

#### **Parity Checker:**

- ❖When a sequence of 0's and 1's is applied to the X input, the output of the circuit should be Z = 1 if the total number of 1 inputs received is odd.
- ❖If data which originally had odd parity is transmitted to the circuit, a final output of Z = 0 indicates that an error in transmission has occurred.

FIGURE 13-1 Block Diagram for Parity Checker



#### **Parity Checker Clock Input:**

- The value of X is read at the time of the active clock edge.
- \* The X input must be synchronized with the clock so that it assumes its next value before the next active clock edge.
- The clock input is necessary in order to distinguish consecutive 0's or consecutive 1's on the X input.

FIGURE 13-2 Waveforms for Parity Checker



#### FIGURE 13-3

State Graph for Parity Checker

Cengage Learning 2014



## FIGURE 13-4 Parity Checker © Cengage Learning 2014



#### **TABLE 13-1**

State and Transition Tables for Parity Checker

© Cengage Learning 2014

(a)

| Present               | Next                  | Present               |        |
|-----------------------|-----------------------|-----------------------|--------|
| State                 | X = 0                 | <i>X</i> = 1          | Output |
| <b>S</b> <sub>0</sub> | <b>S</b> <sub>0</sub> | <b>S</b> <sub>1</sub> | 0      |
| <b>S</b> <sub>1</sub> | S <sub>1</sub>        | <b>S</b> <sub>0</sub> | 1      |

(b)

|   | Q     | )+    |       |              |   |
|---|-------|-------|-------|--------------|---|
| Q | X = 0 | X = 1 | X = 0 | <i>X</i> = 1 | Z |
| 0 | 0     | 1     | 0     | 1            | 0 |
| 1 | 1     | 0     | 0     | 1            | 1 |

## Basic Procedure to Find the Output Sequence By Tracing 0 and 1 Signals through the Circuit:

- 1. Assume an initial state of the flip-flops (all flip-flops reset to 0 unless otherwise specified).
- 2. For the first input in the given sequence, determine the circuit output(s) and flip-flop inputs.
- 3. Determine the new set of flip-flop states after the next active clock edge.
- 4. Determine the output(s) that corresponds to the new states.
- 5. Repeat 2, 3, and 4 for each input in the given sequence.

#### **Moore and Mealy Machines:**

- ❖If the output of a sequential circuit is a function of the present state only, the circuit is often referred to as a Moore machine.
- \*The state graph for a Moore machine has the output associated with the state.
- If the output is a function of both the present state and the input, the circuit is referred to as a Mealy machine.
- \*The state graph for a Mealy machine has the output associated with the arrow going between states.

#### **Moore Machine Example:**

FIGURE 13-5 Moore Sequential Circuit to Be Analyzed



#### Moore Machine Example (continued):

FIGURE 13-6 Timing Chart for Figure 13-5

Cengage Learning 2014



Note that for the Moore circuit, the output which results from application of a given input does not appear until after the active clock edge; therefore, the output sequence is displaced in time with respect to the input sequence.

#### Mealy Machine Example:

FIGURE 13-7 Mealy Sequential Circuit to Be Analyzed





#### Mealy Machine Example (continued):

FIGURE 13-8 Timing Chart for Circuit of Figure 13-7



#### **False Outputs:**

- \*After the circuit has changed state and before the input is changed, the output may temporarily assume an incorrect value, which we call a false output.
- In one case the output Z momentarily goes to 0 and returns to 1 before the active clock edge (glitch).
- ❖In the other case, the output Z momentarily goes to 1 and returns to 0 before the active edge (spike).

#### **Procedure to Construct Transition Table:**

- Determine the flip-flop input equations and the output equations from the circuit.
- Derive the next-state equation for each flip-flop from its input equations, using one of the following relations:

D flip-flop 
$$Q^+ = D$$
 (13-1)

D-CE flip-flop 
$$Q^+ = D \cdot CE + Q \cdot CE'$$
 (13-2)

T flip-flop 
$$Q^+ = T \oplus Q$$
 (13-3)

S-R flip-flop 
$$Q^+ = S + R'Q$$
 (13-4)

J-K flip-flop 
$$Q^+ = JQ' + K'Q$$
 (13-5)

- 3. Plot a next-state map for each flip-flop.
- 4. Combine these maps to form the transition table. Such a transition table, which gives the next state of the flip-flops as a function of their present state and the circuit inputs.
- See pages 425- 426 for an application of this procedure.

#### Mealy Machine Example From Figure 13-7:

#### **TABLE 13-3**

Mealy Transition and State Tables for Figure 13-7

© Cengage Learning 2014

|    | $A^+B^-$ | +  | Z     |   |
|----|----------|----|-------|---|
| AB | X = 0    | 1  | X = 0 | 1 |
| 00 | 00       | 01 | 0     | 1 |
| 01 | 01       | 11 | 1     | 0 |
| 11 | 11       | 00 | 0     | 1 |
| 10 | 10       | 01 | 0     | 1 |

|  | 1 | _  | л | ١ |
|--|---|----|---|---|
|  | п | 7  |   |   |
|  | 4 | ., | п |   |
|  |   |    |   |   |

|                       |                               | Present |
|-----------------------|-------------------------------|---------|
| Present               | Next State                    | Output  |
| State                 | X = 0 1                       | X = 0 1 |
| S <sub>0</sub>        | S <sub>0</sub> S <sub>1</sub> | 0 1     |
| <b>S</b> <sub>1</sub> | $S_1$ $S_2$                   | 1 0     |
| <b>S</b> <sub>2</sub> | $S_2$ $S_0$                   | 0 1     |
| <b>S</b> <sub>3</sub> | S <sub>3</sub> S <sub>1</sub> | 0 1     |

#### **FIGURE 13-11**

Mealy State Graph for Figure 13-7



#### Serial Adder Example:

FIGURE 13-12 Serial Adder © Cengage Learning 2014



| Xį              | <b>y</b> i | $c_i$ | $C_{i+1}$ | Si |
|-----------------|------------|-------|-----------|----|
| $\frac{x_i}{0}$ | 0          | 0     | 0         | 0  |
| 0               | 0          | 1     | 0         | 1  |
| 0               | 1          | 0     | 0         | 1  |
| 0               | 1          | 1     | 1         | 0  |
| 1               | 0          | 0     | 0         | 1  |
| 1               | 0          | 1     | 1         | 0  |
| 1               | 1          | 0     | 1         | 0  |
| 1               | 1          | 1     | 1         | 1  |
|                 |            |       |           |    |

(b) Truth table

#### Serial Adder Example (continued):

FIGURE 13-13 Timing Diagram for Serial Adder





FIGURE 13-14 State Graph for Serial Adder



## Mealy Sequential Circuit with Two Inputs and Two Outputs:

TABLE 13-4
A State Table with
Multiple Inputs

and Outputs

| Present               | Next State            |                |                | Present O             | utpu           | t (Z <sub>1</sub> Z | <u>(2)</u> |    |
|-----------------------|-----------------------|----------------|----------------|-----------------------|----------------|---------------------|------------|----|
| State                 | $X_1 X_2 = 00$        | 01             | 10             | 11                    | $X_1 X_2 = 00$ | 01                  | 10         | 11 |
| <b>S</b> <sub>0</sub> | S <sub>3</sub>        | S <sub>2</sub> | S <sub>1</sub> | <b>S</b> <sub>0</sub> | 00             | 10                  | 11         | 01 |
| $S_1$                 | <b>S</b> <sub>0</sub> | $S_1$          | $S_2$          | $S_3$                 | 10             | 10                  | 11         | 11 |
| $S_2$                 | S <sub>3</sub>        | $S_0$          | $S_1$          | $S_1$                 | 00             | 10                  | 11         | 01 |
| S <sub>3</sub>        | S <sub>2</sub>        | $S_2$          | $S_1$          | $S_0$                 | 00             | 00                  | 01         | 01 |

**FIGURE 13-15** 

State Graph for Table 13-4



#### **Procedure to Construct and Interpret Timing Charts:**

- When constructing timing charts, note that a state change can only occur
  after the rising (or falling) edge of the clock, depending on the type of flip-flop
  used.
- The input will normally be stable immediately before and after the active clock edge.
- 3. For a Moore circuit, the output can change only when the state changes, but for a Mealy circuit, the output can change when the input changes as well as when the state changes. A false output may occur between the time the state changes and the time the input is changed to its new value. (In other words, if the state has changed to its next value, but the old input is still present, the output may be temporarily incorrect.)
- 4. False outputs are difficult to determine from the state graph, so use either signal tracing through the circuit or use the state table when constructing timing charts for Mealy circuits.

## Procedure to Construct and Interpret Timing Charts (continued):

- 5. When using a Mealy state table for constructing timing charts, the procedure is as follows:
  - (a) For the first input, read the present output and plot it.
  - (b) Read the next state and plot it (following the active edge of the clock pulse).
  - (c) Go to the row in the table which corresponds to the next state and read the output under the old input column and plot it. (This may be a false output.)
  - (d) Change to the next input and repeat steps (a), (b), and (c). (Note: If you are just trying to read the correct output sequence from the table, step (c) is naturally omitted.)
- 6. For Mealy circuits, the best time to read the output is just before the active edge of the clock, because the input(s) must be stable at that time and the output will be correct.

#### **FIGURE 13-16**

Cengage Learning 2014



Read X and Z in shaded area (before rising edge of clock).

#### **General Form:**

- A sequential circuit can be divided conveniently into two parts—the flip-flops (which serve as memory) and combinational logic which realizes the input and output functions.
- The combinational logic may be implemented with gates, with a ROM, or with a PLA.
- \*Figure 13-17 (next slide) illustrates the general model for a clocked Mealy sequential circuit with m inputs, n outputs, and k clocked D flip-flops used as memory.

#### **FIGURE 13-17**

General Model for Mealy Circuit Using Clocked D Flip-Flops



The combinational circuit realizes the n output functions and the k next-state functions, which serve as inputs to the D flip-flops:

$$Z_1 = f_1(X_1, X_2, \dots, X_m, Q_1, Q_2, \dots, Q_k) \\ Z_2 = f_2(X_1, X_2, \dots, X_m, Q_1, Q_2, \dots, Q_k) \\ \vdots \\ Z_n = f_n(X_1, X_2, \dots, X_m, Q_1, Q_2, \dots, Q_k) \\ Q_1^+ = D_1 = g_1(X_1, X_2, \dots, X_m, Q_1, Q_2, \dots, Q_k) \\ Q_2^+ = D_2 = g_2(X_1, X_2, \dots, X_m, Q_1, Q_2, \dots, Q_k) \\ \vdots \\ Q_k^+ = D_k = g_k(X_1, X_2, \dots, X_m, Q_1, Q_2, \dots, Q_k) \\ \} \begin{cases} k \text{ next-state functions} \\ k \text{ next-state functions} \end{cases}$$

#### **Determining Minimum Clock Period:**

\* The minimum clock period is:

$$t_{\text{clk}}(min) = t_p + t_c + t_{su}$$

assuming X inputs are stable after t<sub>c</sub>+t<sub>su</sub>.

If this isn't the case, the expression below is used to find the minimum clock period.

$$t_{\rm clk}(min) = t_x + t_c + t_{su}$$

where  $t_x$  is the time after the active clock edge at which the X inputs are stable.

**FIGURE 13-18** 

Minimum Clock Period for a Sequential Circuit



## General Model for Moore Circuit Using Clocked D Flip-Flops:





| TABLE 13-5              | Present               | Next                  |
|-------------------------|-----------------------|-----------------------|
| State Table with        | State                 | X = 0                 |
| Multiple Inputs         | S <sub>0</sub>        | <b>S</b> <sub>3</sub> |
| and Outputs             | <b>S</b> <sub>1</sub> | $S_0$                 |
| © Cengage Learning 2014 | $S_2$                 | <b>S</b> <sub>3</sub> |

| Present               | Next State     |       |       |       | Preser | nt Ou | tput | (Z) |
|-----------------------|----------------|-------|-------|-------|--------|-------|------|-----|
| State                 | X = 0          | 1     | 2     | 3     | X = 0  | 1     | 2    | 3   |
| So                    | S <sub>3</sub> | $S_2$ | $S_1$ | $S_0$ | 0      | 2     | 3    | 1   |
| S <sub>1</sub>        | $S_0$          | $S_1$ | $S_2$ | $S_3$ | 2      | 2     | 3    | 3   |
| $S_2$                 | S <sub>3</sub> | $S_0$ | $S_1$ | $S_1$ | 0      | 2     | 3    | 1   |
| <b>S</b> <sub>3</sub> | S <sub>2</sub> | $S_2$ | $S_1$ | $S_0$ | 0      | 0     | 1    | 1   |